



# **Microwaves Engineering Project**

ELC 2090 Spring 2023

# Design and Analysis of Wilkinsion power divider

Under Supervision of Prof.: Islam A. Eshrah

| TEAM MEMBERS  (2 <sup>nd</sup> Year Electronics and Electrical Communication Engineers) |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Magdy Ahmed Abbas Abdelhamid                                                            |  |  |  |  |  |  |
| Mohamed Ibrahim Mohamed                                                                 |  |  |  |  |  |  |

Ahmed Adel Younes

Belal Emad El - Din Hussein

Ali Mamdouh Yehia

Omar Khaled Abd El Aleem

Karim Ayman Mohamed

- ❖ Table of Contents
- 1. Framework
  - 1.1. Introduction
  - 1.2: Agenda
- 2. Lumped Components based Design
  - 2.1 Wilkinsion power divider in classical circuits
  - 2.2 ( $\pi$  Model) Proof
  - 2.3 S-Parameters Analysis
- 2.4 Schematics and Charts on ADS and Performance Assessment.
- 3. Microstrip line based design
  - 3.1 concept of microstrip manipulation
    - 3.1.1 Microstrip laminate parameters
  - 3.2 Single Stage Wilkinsion Design
    - 3.2.1 Design Considerations
    - 3.2.2 Discontinuity Considerations
    - 3.2.3 Analysis and Simulations
    - 3.2.4 Characterization of BW (Band Width)
  - 3.3 Multi Stage Wilkinsion Design
    - 3.3.1 Concept of Multi Stage Design
    - 3.3.2. Design Setup
    - 3.3.3 Characterization of BW (Band Width)
- 4. Performance Summary
- 5. References

# ❖ Table of Figures

- Figure 1: Wilkinsion TL Ideal design
- Figure 2:  $\lambda/4$  Section equivalence to  $\pi$  Model.
- Figure 3: Equivalent  $\pi$  Model Schematic
- Figure 4: dB (mag (S\_11)) Return Loss
- Figure 5:Mag (insertion loss)
- Figure 6:Mag(insertion loss band)
- Figure 7: Magnitude & Phase Imbalance for forward Transmission coefficient
- Figure 8: Outports matching.
- Figure 9: Output Isolation
- Figure 10: Substrate Summary
- Figure 11: Schematic Substrate Parameters
- Figure 12: Process Parameters
- Figure 13: SMD 0805 Resistor
- Figure 14 : Single Stage Layout
- Figure 15: λ/4 Section
- Figure 16: 50 ohm Section
- Figure 17: Schematic with Discontinuity Model
- Figure 18 Ideally Performance Summary
- Figure 19: EM Simulation Charts
- Figure 20: Insertion loss Band "3.1 dB"
- Figure 21: Insertion Loss Band Center Frequency
- Figure 22: Reflection Coeff. port 1 (Schematic / EM / ideal)
- Figure 23: Reflection Coeff. port 2 (Schematic / EM / ideal)
- Figure 24: Reflection Coeff. port 3 (Schematic / EM / ideal)
- Figure 25: Isolation between the two Output Ports
- Figure 26: Equations of Magnitude and Phase imbalance (Schematic / EM / Ideal)
- Figure 27: Magnitude & Phase imbalance (Schematic / EM / ideal)
- Figure 28: Start Up Schematic for 3 stage Design.
- Figure 29: Layout Design 3 stage Design
- Figure 30: Final Schematic after making Symbol.
- Figure 31: dB(S11) in 3 stages Design

Figure 32: Reflection Coeff. For port 2, 3 at 3 -stage Design.

Figure 33: magnitude & Phase (S21) in 3 - stage Design.

Figure 34: Magnitude & phase imbalance in 3 - stage Design.

Figure 35: Isolation in 3 - stage Design

# 1. Framework

# 1.1. Introduction:

The Power divider is a device that divides input power into N ports with a designated power ratio. However, certain factors like **Insertion loss, return loss, Isolation and Balancing** between output ports must be considered for optimal performance in various applications. In RF and microwave applications, the Wilkinson power divider is commonly used to divide the input signal into two or more output signals with equal power.

ZigBee, a wireless communication protocol, operates in the **2.4 GHz** frequency band and is frequently used in low-power, low-data-rate applications such as home automation, industrial automation, and sensor networks. The Wilkinson power divider can be utilized in the context of ZigBee protocol to distribute RF power from a transmitter to multiple antennas, thereby improving the coverage and reliability of the ZigBee network. This is particularly useful when multiple ZigBee devices need to communicate over a wide area. Moreover, in ZigBee mesh networks where multiple devices act as routers and relay data between other devices, using a Wilkinson power divider to distribute RF power from a transmitter to multiple antennas can increase the range and coverage of each router and, therefore, improve the overall performance of the network.

In summary, the Wilkinson power divider is a valuable component in ZigBee protocol applications that require the distribution of RF power to multiple antennas or devices. By evenly distributing RF power, the coverage and reliability of the ZigBee network can be improved, making it useful in applications such as home automation, industrial automation, and sensor networks.

# **1.2: Agenda:**

We aim to perform a comparative analysis between Wilkinson power divider designs in order to find optimal performance according to our application (Zigbee Low Power Applications) the Design workflow is as follows:

- Lumped components based design.
  - ✓ Wilkinsion power divider in classical circuits.
  - ✓ Proposed Design setup  $(\pi Model)$ .
  - ✓ S Parameters Analysis.
  - ✓ Schematics and Charts on ADS and Performance Assessment.
- Microstrip line based design.
  - ✓ Concept of the Microstrip Design (outages and potential mismatches).
  - ✓ Single Stage Wilkinsion Design.
  - ✓ Multi Stage Wilkinsion Design.

# 2. Lumped Components - based Design

## 2.1 Wilkinsion power divider in classical circuits

The modular design of the power divider is mainly inspired by microwave engineering, but we can achieve an equivalent model in a classical circuit regardless of any potential parasitic coupling that could deviate performance from the ideal transmission line design.

# 2.2 ( $\pi$ - Model) Proof.



Figure 1: Wilkinsion TL Ideal design

Figure 2:  $\lambda/4$  Section equivalence to  $\pi$  – Model

The Inductor used to model series inductance of transmission line, while Caps. To ground provides a Low - Impedance path for high frequency signals, which reduces signal reflections and maintains good matching [1].

$$\begin{split} &V_1 = AV_2 - BI_2 \rightarrow V(Z) = A \left(e^{-j\beta Z} + \Gamma_L e^{j\beta Z}\right), \\ &I_1 = CV_2 - DI_2 \rightarrow I(z) = \frac{A}{Z_o} \left(e^{-j\beta Z} - \Gamma_L e^{j\beta Z}\right) \\ &A = \frac{V_1}{V_2} \bigg|_{I_2 = 0} \text{ (open circuit)} = \frac{V(-d)}{v(0)} = \frac{2A \left(\frac{e^{j\beta d} + e^{-j\beta d}}{2}\right)}{A(1 + (1)(1))} = \frac{2A\cos\beta d}{2A} \rightarrow A = \cos\beta d \end{split}$$

$$C = \frac{I_1}{V_2} \Big|_{I_2 = 0} = \frac{(2j) \frac{A}{z_0} \left( \frac{e^{+\beta d} - e^{-j\beta d}}{(2j)} \right)}{2A}, C = jY_0 \sin(\beta d),$$

$$B = \frac{-V_1}{I_2} \Big|_{V_2 = 0} \Gamma_{L=-1} = \frac{-A \left(\frac{e^{j\beta d} - e^{-j\beta}}{2j}\right) \times 2j}{\frac{A}{Z_0} (1 - (-1)(1))} = \frac{-2jA\sin{(\beta d)}}{\frac{A}{Z_0} (2)}$$

$$\therefore B = -jz_0 \sin \beta d , \because D = \frac{-I_1}{I_2} \Big|_{V_2 = 0} = \frac{-\frac{A}{z_0} \left(\frac{e^{j\beta\gamma_{+}e^{-j\beta d}}}{2}\right) \times 2}{\frac{A}{z_0} (1 - (-1)(1))} = -\cos \beta d$$

Main Definitions of ABCD parameters is:

$$\begin{bmatrix} A & B \\ C & D \end{bmatrix} = \begin{bmatrix} \cos \beta d & jz_0 \sin \beta d \\ jY_0 \sin (\beta d) & \cos (\beta d) \end{bmatrix}, \begin{bmatrix} V_1 = A(V_2) + B(-I_2) \\ I_1 = C(V_2) + D(-I_2) \end{bmatrix}$$

for  $\frac{\lambda}{4}$ ,  $\sqrt{2}Z_0$ , lossless transmission line:

$$\begin{bmatrix} 0 & \frac{j}{50\sqrt{2}} \\ \frac{j}{50\sqrt{2}} & 0 \end{bmatrix}, \ \because V_1 = I_1 \times \frac{\left(SL + \frac{1}{SC}\right)}{\frac{1}{SC} + \frac{1}{SC}} \times \left(\frac{1}{SC}\right), \ \because V_2 = \frac{I_1 \times \frac{1}{SC}}{SL \frac{1}{SC} + \frac{1}{SC}} \times \left(\frac{1}{SC}\right), \ \because C = \frac{I_1}{V_2} \Big|_{I=0}$$

To be equivalent with ABCD of  $\frac{\lambda}{4}$  section.

$$\frac{1}{Z_0} = \frac{1}{50\sqrt{2}} = -\omega^3 C^2 L + 2c\omega \rightarrow \text{(2),} :: A = \frac{V_1}{V_L} \Big|_{I_2 = 0}$$

from (1) 
$$\therefore \frac{V_1}{V_2} = \frac{\left(sL + \frac{1}{sc}\right)}{\frac{2}{sc} + sl} \times \frac{1}{sc} \times (s^3c^2L + 2sc)$$

$$\therefore A = \frac{\left(SL + \frac{1}{5C}\right)\left(S^2CL + 2\right)}{\left(\frac{2}{5C} + SL\right)} = 0 \rightarrow (3)$$

from (2): 
$$SL + \frac{1}{SC} = 0$$
,  $S^2LC = -1$ ,  $-\omega^2LC = -1 \rightarrow \omega = \frac{1}{\sqrt{LC}} \rightarrow (4)$ 

$$\frac{1}{z_0} = -\frac{c^2 l}{lc} \times \frac{1}{\sqrt{Lc}} + \frac{2c}{\sqrt{Lc}} \rightarrow \therefore \frac{1}{Z_0} = \frac{-C}{\sqrt{LC}} + \frac{2C}{\sqrt{LC}} \rightarrow \frac{C}{\sqrt{LC}} = \frac{1}{Z_0} \rightarrow (5)$$

from (4) and (5):

We got the Equivalent L, C to  $\frac{\lambda}{4}$  Transmission line and we will check it from the simulation if the equations are Right or not.

$$\omega=\frac{1}{\sqrt{LC}}$$
 ,  $\frac{C}{\sqrt{LC}}=\frac{1}{Z_0}$  , By using  $Z_o=50~\Omega$  ,  $f=2.4$  GHZ Solve the two Equations.

L=4.68915~nH ,  $C=0.93783~\text{pF} \rightarrow \text{Used}$  in ADS Schematic in the  $\pi-\text{Model}.$ 

# 2.3 S-Parameters Analysis.

$$\begin{bmatrix} b_1 \\ b_2 \\ b_3 \end{bmatrix} = \begin{bmatrix} s_{11} & s_{12} & s_{13} \\ s_{21} & s_{22} & s_{23} \\ s_{31} & s_{32} & s_{33} \end{bmatrix} \begin{bmatrix} a_1 \\ a_2 \\ a_3 \end{bmatrix}$$

As we want it to be internally and output matched, so  $s_{11}=s_{22}=s_{33}=0$  and to be reciprocal and isolated, we need  $s_{32}=s_{23}=0$  [2]

$$\begin{array}{l} b_1 = S_{11}a_1 + s_{12}a_2 + S_{13}a_3 \to V_0(S_{12} + S_{13}) \text{ even mode} \\ b_1 = S_{11}a_1 + s_{12}a_2 + S_{13}a_3 \to V_0(-s_{12} + s_{13}) \text{ odd mode} \end{array}$$

Even mode:

$$V_3^+ = V_2^+ = V_0$$

$$V_1^+ = 0$$

$$V_1^- = V_0(S_{12+}S_{33})$$

$$V_3^- = V_0(S_{23} + S_{33}) = V_2^-$$



$$\therefore Z_{\text{in}} = \frac{Z_0^2}{Z_1} = \frac{Z^2}{2Z_0} = Z_0$$

$$\therefore Z_2\sqrt{2}Z_0 : V_0(S_{23} + S_{33}) = 0 : S_{23} = -S_{33}$$

$$V(z) = V^{+}(e^{-j\beta z} + \Gamma e^{+j\beta z}) : V(0) = V_{1}^{-} = V_{1}^{+}(1 + \Gamma) \rightarrow (1)$$

$$\therefore V\left(-\frac{\lambda}{4}\right) = V_0 = V^+(j - j\Gamma) : V^+ = \frac{V_0}{j - j\Gamma} \to (2)$$

From (1), (2) 
$$: \Gamma = \frac{2z_0 - \sqrt{2}z_0}{2z_0 + \sqrt{2}z_0} = \frac{2 - \sqrt{2}}{2 + \sqrt{2}},$$
  $V_+ = -jV_0\sqrt{2}$   $s_{12} + s_{13} = -j\sqrt{2} \to (3)$ 

Odd mode:

$$V_3^+ = V_0, V_2^+ = -V_0 : S_{1,} = -S_{33} \to (4)$$

$$V_1^- = V_2^+ S_{12} + V_3^+ S_{13} = -V_0 S_{12} + V_0 S_{13} = V_0 (S_{13} - S_{12}) = 0$$

$$\therefore$$
 S<sub>13</sub> = S<sub>12</sub>, from (3) S<sub>13</sub> = S<sub>12</sub> =  $-\frac{i\sqrt{2}}{2}$ 

Zequ. = 
$$R//Z_{in} = R//\infty = R$$
 (Avoiding reflection  $(V_3^- = 0)$ )

$$\therefore R = Z_0$$

$$\therefore s_{33} = s_{23} \rightarrow (5)$$

from (4), (5) 
$$: s_{23} = s_{33} = 0$$

$$\because Z_{\text{in}} = Z_x / / Z_x = \frac{Z_x}{2}$$

$$\therefore Z_{x} = \frac{\left(\sqrt{2}Z_{0}\right)^{2}}{Z_{0}} = Z_{0}$$

$$\therefore Z_{\text{in}} = Z_0, \ \therefore \text{ (Matched)} \ \therefore s_{11} = 0$$

$$\begin{tabular}{ll} $ \dot{\cdot} \; S_{\text{matrix}} \; = \; (-\frac{j}{\sqrt{2}}) \begin{bmatrix} 0 & 1 & 1 \\ 1 & 0 & 0 \\ 1 & 0 & 0 \end{bmatrix} \\ \end{tabular}$$



# 2.4 Schematics and Charts on ADS and Performance Assessment.



Figure 3: Equivalent  $\pi$  - Model Schematic





Figure 4: dB (mag (S\_11)) Return Loss

**Comments:** The Circuit behaves Ideally @ the design frequency  $2.4~\mathrm{GHZ}$  with  $\mathrm{RL} = 123.633~\mathrm{dB}$  (return loss) Which Corresponds High **Matching** at Port 1 with nearly no Reflection @ the input port 1.



Figure 5:Mag (insertion loss)

Figure 6:Mag(insertion loss band)

### Comments: From Fig. (5)

- $\rightarrow$  insertion loss represented reflects nearly equal power division  $\approx 3~dB$
- $\rightarrow$  **reciprocity** can be deduced from the completely overlaid  $(S_{13}, S_{31}) / (S_{12}, S_{21})$ . From Fig. (6)
- $\rightarrow$  The Insertion loss BW has been designed for the Zigbee Low Power Application (3.1 dB BW = 580 MHZ).



Figure 7: Magnitude & Phase Imbalance for forward Transmission coefficient

### Comments: From Fig. (7)

- → **Equal Balanced** is Satisfied which implies equal magnitude splitting and phase matching.
- $\rightarrow$   $r_{dB} = dB\left(\frac{S_{21}}{S_{31}}\right)$ ,  $r_{phase} = Phase\left(\frac{S_{21}}{S_{31}}\right)$  Which Ideally equal **Zero** as Shown in Fig. (7).



Figure 9: Output Isolation

freq, GHz



Figure 8: Outports matching.

### Comments: From Fig. (8):

- $\rightarrow$  Outports **are isolated** given the isolation coefficients -126.643 dB nearly ideally (Expected  $-\infty$  dB). From Fig. (9):
- → Port 2 & 3 are Matched as well : internally matched Ports are Satisfied.



Comments: Ideally Phase  $S_{12}$  ,  $S_{13}$  ,  $S_{21}$  ,  $S_{31}=-90^{\circ}$ 

# 3. Microstrip line - based design.

# 3.1 concept of microstrip manipulation

As per discussed in the last section, the lumped-based design results into limited bandwidth so we need to head over the microstrip design to gain some advantages as:

| Miniaturization (scalability) | Low-cost         |
|-------------------------------|------------------|
| Low loss                      | Wide band design |

### 3.1.1 Microstrip laminate parameters

The substrate used for the base design is the rogers **RO4003C** laminate with the depicted parameters as in <u>Fig. (11) & Fig. (12):</u>



|   | MSub        |     |   |   |
|---|-------------|-----|---|---|
| Ī | MSUB        |     |   |   |
| ٠ | MSub1       |     |   |   |
|   | H=0.51 mm   |     |   |   |
|   | Er=3.38     |     |   |   |
|   | Mur=1       |     |   |   |
|   | Cond=5.8e+0 | 7 🕟 |   |   |
|   | Hu=1e+33 mr | n   |   |   |
|   | T=35 um     |     |   | • |
|   | TanD=0.002  |     |   |   |
|   | Rough=0 mm  |     |   |   |
|   | Bbase=      |     | • |   |
|   | Dpeaks=     |     |   |   |

Figure 10: Substrate Summary IPC-TM-650 2.5.5.5 Dielectric Constant, e Process  $3.38 \pm 0.05$ (1) 3.48 ± 0.05 10 GHz/23°C Clamped Stripline 3.55 3.66 8 to 40 GHz Differential Phase Length Method 1.7 X 10<sup>1</sup> (V/mil) 2.5.6.2 19,650 (2,850) 19,450 (2,821) 16,767 (2,432) 14,153, (2,053) MPa (ksi) 139 (20.2) 100 (14.5) 203 (29.5) 130 (18.9) Tensile Strength MPa (ksi RT ASTM D638 IPC-TM-650 2.4.4 MPa (kpsi) Flexural Strength 255 (37) **Dimensional Stability** <0.3 <0.5 mils/inch +E2/150°C 2.4.39A Coefficient of Thermal Expansion IPC-TM-650 2.4.41 ppm/°C -55 to 288°C IPC-TM-650 Tg >280 >280 °СТМА mal Conductivity 48 hrs immersion 0.060" sample Temperature 50°C 0.06 0.06 ASTM D570 Temper ASTM D792 Density 1.79 1.86 g/cm3 23°C 0.88 (5.0) N/mm (pli) after solder float 1 oz. EDC Foil Copper Peel Strength (6.0) UL 94

Figure 11: Schematic Substrate

Figure 12: Process Parameters

# Physical Data

|      | L       | W        | T max | Α        | 8 min | С        | Wt.   |
|------|---------|----------|-------|----------|-------|----------|-------|
| 0603 | 1.5±0.1 | 0.8±0.1  | 0.55  | 0.3±0.15 | 0.6   | 0.3±0.15 | 0.002 |
| 0805 | 2.0±0.3 | 1.25=0.2 | 0.7   | 0.3±0.15 | 0.9   | 0.3±0.15 | 0.012 |
| 1206 | 3.2±0.4 | 1.6±0.2  | 0.7   | 0.4±0.2  | 1.7   | 0.4≘0.15 | 0.020 |
| 2010 | 5.1±0.3 | 2.5±0.2  | 8.0   | 0.6±0.3  | 3.0   | 0.6±0.25 | 0.036 |
| 2512 | 6.5±0.3 | 3.2±0.2  | 3.0   | 0.6±0.3  | 4.4   | 0.6±0.25 | 0.055 |

Figure 13: SMD 0805 Resistor

**Comments:** We Used this Parameters According to the Egyptian industry Standards [3].

# 3.2 Single - Stage Wilkinsion Design.

The Layout of the Single - Stage Microstrip Design is Shown @ Fig. (14)



Figure 14: Single - Stage Layout

# 3.2.1 Design Considerations:

- ➤ We considered **the Bends** of the layout to be **mitered by 50 %** to reduce potential Parasitic [4].
- > In order to account for the size of the circuit we have the following Length and Width as Shown in the Figures (15) & (16).



Figure 16: 50 - ohm Section

Figure 15: λ/4 Section

**Note:** The 50 - Ohm Section is Designed on A very Low Electrical Length Since we assume only Matching Termination (Also to Decrease the Size).

# 3.2.2 Discontinuity Considerations:

- > The **Discontinuities** due to Interfacing the Mismatched Sections, Design metering, ... etc. Has been considered as in the Schematic (**Fig. (17))**.
- ➤ The Discontinuities have been Represented Using **T Junctions** and **Curved Bends**.



Figure 17: Schematic with Discontinuity Model

# 3.2.3 Analysis and Simulations:

■ In Order to Obtain a Comparative analysis Among the Different Designs, The Following Analysis will be Carried out in Compare with the ideal model for  $F \in [0, 10]$  GHZ As shown in (Fig. (18)).



Figure 18 Ideally Performance Summary



Figure 19: EM Simulation Charts

### Comments: The EM Simulation is carried out with "Momentum RF" Simulation

- 1) Circuit shows acceptable **Insertion Loss** = 3.056 dB.
- 2) Circuit shows **Adequate Isolation**"According to Zigbee Low power Applications" = 26.075 dB
- 3) Circuit shows acceptable **Return Loss** = 22.1 dB.
- 4) The Circuit Copes with the **Ideal Balancing** (Phase (Imbalance) =  $0.00315^{\circ}$ ) and (magnitude (Imbalance) = 0 dB).
- 5) The Circuit Has Input and output **Matching** ( $S_{11} = -22.1$ ,  $S_{22} = -29.49$ ,  $S_{33} = -29.46$ ) dB.
- 6) The Design is Still Satisfying the Reciprocity as the Basic Wilkinsion Circuit.

# 3.2.4 Characterization of BW (Band - Width):



Figure 20: Insertion loss Band "3.1 dB"

**Comments:** We will find a metric to help us and since we are working on Wilkson power divider evenly, we have decided that BW is the insertion loss band and since we are working on a low power application, we have decided that the maximum input loss we accept is 3.1 dB hence our definition of BW.  $(F_{High} = 3.253 \text{ GHZ}) \& (F_{Low} = 2.112 \text{ GHZ})$ 

### > Center Frequency Definition:

Since we need to characterize the Performance @ the BW we tried to define the center frequency of the BW to be the Artimetic mean of the Borders of the Band ( $F_{High}$ ,  $F_{Low}$ ).

i. e: 
$$F_{Center} = \frac{F_{High} + F_{Low}}{2}$$



Figure 21: Insertion Loss Band Center Frequency



Figure 22: Reflection Coeff. port 1 (Schematic / EM / ideal)

**Comments:** Degradation of the performance of the Wilkinsion power divider from the ideal reference to the designed layout as follows:

- → Both the EM Simulation and the Simulation of the Discontinuity model show deviation of performance from the Center Frequency.
- → The Discontinuity model (Schematic) is almost showing all the parasitic present in the practical model, except for Higher Frequencies. On the other hand, the Practical model and the Schematic agree with Each other in the Design BW. (Observation).
- → Both the practical and the model assures best Return loss @ the Center Frequencies.

### ELC2090 - 2023 Microwaves Project - Group 5 0 m9 m 10 freq=2.683GHz frea=2.402GHz -5 dB(S22\_fitted)=-29.474 dB(S22\_fitted)=-28.689 db(322\_inted)=-23.474 db(ideal\_wilk..S(2,2))=-130.199 db(cell\_new..S(2,2))=-41.319 dB(ideal\_wilk..S(2,2))=-47.360 dB(cell\_new..S(2,2))=-42.961 -10 -15 -20 m18 m 17 freq=2.122GHz freq=3.243GHz -25 dB(S22\_fitted)=-24.705 dB(S22\_fitted)=-29.606 dB(ideal\_wilk..S(2,2))=-28.230 dB(cell\_new..S(2,2))=-47.315 dB(ideal\_wilk..S(2,2))=-47.659 dB(cell\_new..S(2,2))=-34.383 -30-35 dB(S22\_fitted) -40 dB(ideal wilk..S(2,2)) freq, GHz dB(cell\_new..S(2,2))

Figure 23: Reflection Coeff. port 2 (Schematic / EM / ideal)

**Comments:** There is a Mismatch Between Schematic and Practical Model in the Design BW although Coping with Each other in the other Frequencies.



Figure 24: Reflection Coeff. port 3 (Schematic / EM / ideal)

**Comments:** There is a Mismatch Between Schematic and Practical Model in the Design BW although Coping with Each other in the other Frequencies, therefore, the Ratio Between Matching of Both Port 2 & 3 is nearly equal.



Figure 25: Isolation between the two Output Ports

Comments: Isolation is nearly equal in ALL Models.

→ isolation is the Best @ the center Frequency.

# Balancing Analysis

# Practical Mismatch Eqn R\_EM\_DB=dB(S(2,1)/S(3,1)) Eqn R\_EM\_phase=phase(S(2,1)/S(3,1)) Eqn R\_schema\_DB=dB(cell\_new..S(2,1)/cell\_new..S(3,1)) Eqn R\_schema\_phase=phase(cell\_new..S(2,1)/cell\_new..S(3,1)) Eqn R\_ideal\_DB=dB(ideal\_wilk..S(2,1)/ideal\_wilk..S(3,1)) Eqn R\_ideal\_phase=phase(ideal\_wilk..S(2,1)/ideal\_wilk..S(3,1))

Figure 26: Equations of Magnitude and Phase imbalance (Schematic / EM / Ideal)



Figure 27: Magnitude & Phase imbalance (Schematic / EM / ideal)

Comments: Positive Results for Both the Schematic and EM Simulations

- → Both the practical and the model assures best balance @ the Center Frequencies.
  - From the Previous we can Conclude that the Circuit Can Obtain Best Overall Performance @ the Center Frequency, while in the Ideal Design the Best Performance Occurs @ the Design Frequency.
  - Therefore, the Performance also Has Been Shifted Due to the Practical Mismatch.

# **Summary for ILB (Insertion Loss Band):**

Bandwidth  $_{3.1 \text{ IL}} = 1.128 \text{ GHZ}$  (IL = Insertion Loss)

from (F<sub>L</sub>): 2.12 GHZ, To (F<sub>H</sub>): 3.248 GHZ,

 $F_H \equiv High \ Frequency$  ,  $F_L \equiv Low \ Frequency$ 

 $F_{Center} = 2.684 \text{ GHZ}$ ,  $\rightarrow \Delta F_{Shift} = 284 \text{ MHZ}$ .

- ✓ The Downfall of the Single stage Design:
- Although the Isolation and Matching of the Output Ports are Adequate For our application (Low - Power) But this will limit the Scalability of the Design.
  - ∴ therefore, for a more practical Design we can look forward to enhancing the BW and the isolation accepting any possible Tradeoffs Such as insertion Loss.

# 3.3 Multi - Stage Wilkinsion Design.

### 3.3.1 Concept of Multi - Stage Design.

To comprehend the expected margin of error, it is crucial to examine the compromises associated with the design before establishing the next design objective.

A narrower bandwidth allows for a more equal distribution of power within a limited range of frequencies, while a wider bandwidth results in a less equal distribution of power across a broader range of frequencies.

Another trade-off in designing the Wilkinson power divider is between the size of the device and its performance. A smaller device offers convenience and potential improvements in performance by reducing unwanted effects. However, a smaller device may have a narrower bandwidth and lower power handling capability.

In summary, designing a Wilkinson power divider requires careful consideration of these tradeoffs to optimize the device's performance for a specific application [5].

### Hint:

# The multistage Wilkinson power divider design is not suitable for the ZigBee application, but it is suitable for antenna applications. (High Power).

One major limitation of the Wilkinson Power Divider is its relatively limited bandwidth. However, this issue can be mitigated by incorporating a quarter-wavelength section before the power combiner. This approach allows for impedance transformation to occur in two stages, resulting in an improved bandwidth.

Alternatively, the bandwidth of the power divider can be expanded by dividing the two quarter-wavelength sections into multiple sections, with a resistor placed between each section. A popular approach is to utilize three sections instead of just one, although additional sections can also be employed for further enhancement of the bandwidth.

# 3.3.2. Design Setup:



Figure 28: Start Up Schematic for 3 - stage Design.



Figure 29: Layout Design 3 - stage Design



Figure 30: Final Schematic after making Symbol.

# 3.3.3 Characterization of BW (Band - Width):

To prove the wider bandwidth for multistage, we design a three stage Wilkinson microstrip power divider.

We will use different Characterization of the BW other than the insertion loss mentioned above.

### Return Loss Band:

A Band which the set of frequencies that assures least reflection on the input port.



Figure 31: dB(S11) in 3 stages Design

**Comments:** the return loss band = high freq.-low freq.=6.304 GHz - 960 MHz = 5.344 GHz as shown in figure (31).

for the reflection coefficient for the output ports  $S_{22}$  and  $S_{33}$  are represented as shown in figure (32).



Figure 32: Reflection Coeff. For port 2, 3 at 3 -stage Design.

After that we will show the insertion loss Which is the  $S_{21}$  .Moreover we conclude

That the average value of the insertion loss Is occur at  $3.4265~\mathrm{GHz}$ .in addition to that we Will show the phase  $S_{21}$  which doesn't equate 90 degrees; therefore, we focus on obtaining the

Phase relative with each other which is defined by phase imbalance  $[R_phase = phase (S_{21}/S_{31})]$  and we also declare the dB value of imbalance which  $[R_dB = dB (S_{21}/S_{31})]$ .

for more illustration the graph of  $S_{21}$ , phase  $(S_{21})$ ,  $R_dB$  and its phase  $R_phase$  is shown in figure (33), figure (34).



Figure 33: magnitude & Phase (S21) in 3 - stage Design.



Figure 34: Magnitude & phase imbalance in 3 - stage Design.

Our design satisfies the good multistage Wilkinson power divider as the figures of

 $R_dB$  and  $R_phase$  nearly approximate zero. Moreover, we satisfy the condition for the insertion loss  $dB(S_{21})$  which is approximately equal to  $-3\ dB$  at the design freq.  $f=2.4\ GHz$ 

We also satisfy the isolation between the two output ports as  $dB(S_{32}) < -20 dB$  as shown in figure (35).

ELC2090 - 2023 Microwaves Project - Group 5



Figure 35: Isolation in 3 - stage Design

Notice that we no longer can have a perfect Wilkinson Power Divider, even at the design frequency. This is because of the parasitic effects of the components, mainly the resistive losses. The main reason that  $S_{32}$  deviates noticeably from the ideal components case, is that the phase of  $S_{21}$  is no longer  $90^{\circ}$ .

# **4. Performance Summary**

| Design Metrics             | Lumped     | Microstrip<br>1 - stage | Microstrip<br>3 - Stages |  |
|----------------------------|------------|-------------------------|--------------------------|--|
| Type of BW                 | IL Band    | IL                      | RL                       |  |
| Isolation                  | 126.643 dB | 26.075 dB               | 27.787 dB                |  |
| Port <sub>o</sub> Matching | 131.414 dB | 29.491 dB               | 40.3 dB                  |  |
| Balancing                  | 0          | 0                       | 0                        |  |
| Insertion loss Band        | 580 MHZ    | 1.128 GHZ               | -                        |  |
| Insertion loss             | 3.1 dB     | 3.1 dB                  | 3.194 dB                 |  |
| Return loss Band           | -          | -                       | 5.344 GHZ                |  |
| Return loss                | 123.633 dB | 22.1 dB                 | 20 dB                    |  |

### **5. References**

[1] Lumped-element equivalent circuit models for distributed microwave ...

Available at: <a href="https://ieeexplore.ieee.org/abstract/document/4540321/">https://ieeexplore.ieee.org/abstract/document/4540321/</a> (Accessed: 21 May 2023).

[2] D.M. Pozar, "Introduction to Microwave Engineering" in Microwave Engineering, 2011, pp.1-10. Available at:

http://mwl.diet.uniroma1.it/people/pisa/RFELSYS/MATERIALE%20INTEGRATIVO/BOOKS/Pozar\_Microwave%20Engineering(2012).pdf

[3] RO4000 (RO4350B RO4003C) series High Frequency Circuit Materials Data Sheet. Available at: <a href="https://www.rogerscorp.com/-/media/project/rogerscorp/documents/advanced-electronics-solutions/english/data-sheets/ro4000-laminates-ro4003c-and-ro4350b---data-sheet.pdf">https://www.rogerscorp.com/-/media/project/rogerscorp/documents/advanced-electronics-solutions/english/data-sheets/ro4000-laminates-ro4003c-and-ro4350b---data-sheet.pdf</a> (Accessed: 21 May 2023).

[4] Surface mount led yellow, 0805 package - Mouser Electronics. Available at: https://www.mouser.com/datasheet/2/50/SM0805YC-880744.pdf (Accessed: 21 May 2023).

[5] A miniaturized MMIC lumped component equivalent. Available at: <a href="https://ntnuopen.ntnu.no/ntnu-xmlui/bitstream/handle/11250/2369418/348781\_COVER01.pdf?sequence=1">https://ntnuopen.ntnu.no/ntnu-xmlui/bitstream/handle/11250/2369418/348781\_COVER01.pdf?sequence=1</a>

(Accessed: 21 May 2023).